Low level access to RISC-V processors

Fawaz Tirmizi d5b79a7666 Merge commit '4fde9396f72c76f327893d498efd0082bf97a58c' into dev/fawaz/documentation 2 年之前
ci bab5fba9a7 add CI 7 年之前
src bf2940f069 Removed inline asm, bumped MSRV 2 年之前
.gitignore a8c058f0ee initial commit 8 年之前
.travis.yml 4e7d9d41b4 don't test master 7 年之前
CHANGELOG.md 4e8ad013fd Merge upstream cortex-m-semihosting. 3 年之前
Cargo.toml bf2940f069 Removed inline asm, bumped MSRV 2 年之前
LICENSE-APACHE a8c058f0ee initial commit 8 年之前
LICENSE-MIT a8c058f0ee initial commit 8 年之前
README.md d5b79a7666 Merge commit '4fde9396f72c76f327893d498efd0082bf97a58c' into dev/fawaz/documentation 2 年之前

README.md

crates.io crates.io

riscv-semihosting

Semihosting for RISC-V processors

This is a fork of the cortex-m-semihosting crate with minimal changes to support the RISC-V Semihosting Specification as documented here

This crate can be used in exactly the same way as cortex-m-semihosting, simply by changing calls to cortex_m_semihosting::* to riscv_semihosting::*.

The rest of this document is as-is from upstream, and obviously any ARM-specific sections should be ignored.

This project is developed and maintained by the Cortex-M team.

Documentation

Minimum Supported Rust Version (MSRV)

This crate is guaranteed to compile on stable Rust 1.59.0 and up. It won't compile with older versions.

License

Licensed under either of

at your option.

Contribution

Unless you explicitly state otherwise, any contribution intentionally submitted for inclusion in the work by you, as defined in the Apache-2.0 license, shall be dual licensed as above, without any additional terms or conditions.

Code of Conduct

Contribution to this crate is organized under the terms of the Rust Code of Conduct, the maintainer of this crate, the Cortex-M team, promises to intervene to uphold that code of conduct.